# SPDT, 1 $\Omega$ R<sub>ON</sub> Switch

The NLAS4157 is a low  $R_{ON}$  SPDT analog switch. This device is designed for low operating voltage, high current switching of speaker output for cell phone applications. It can switch a balanced stereo output. The NLAS4157 can handle a balanced microphone/speaker/ringtone generator in a monophone mode. The device contains a break-before-make (BBM) feature.

## Features

- Single Supply Operation:
  - 1.65 V to 5.5 V  $V_{CC}$ 
    - Function Directly from LiON Battery
- Tiny SC88 6-Pin Pb-Free Package: Meets JEDEC MO-220 Specifications
- $R_{ON}$  Typical = 0.8  $\Omega$  @  $V_{CC}$  = 4.5 V
- Low Static Power
- This is a Pb–Free Device

## **Typical Applications**

- Cell Phone Speaker/Microphone Switching
- Ringtone-Chip/Amplifier Switching
- Stereo Balanced (Push-Pull) Switching

## Important Information

- Ringtone-Chip/Amplifier Switching
- Continuous Current Rating Through each Switch ±300 mA
- Conforms to: JEDEC MO-220, Issue H, Variation VEED-6
- Pin for Pin Compatible with FSA4157



# **ON Semiconductor®**

http://onsemi.com



SC-88 (SOT-363) CASE 419B





AN = Specific Device Code M = Date Code\*

G = Pb-Free Package

(Note: Microdot may be in either location) \*Date Code orientation and/or position may vary depending upon manufacturing location.



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.



#### Figure 1. Input Equivalent Circuit

#### **PIN DESCRIPTION**

#### **TRUTH TABLE**

| Pin Name  | Description   |
|-----------|---------------|
| A, B0, B1 | Data Ports    |
| S         | Control Input |

| Control Input | Function          |
|---------------|-------------------|
| L             | B0 Connected to A |
| Н             | B1 Connected to A |

H = HIGH Logic Level. L = LOW Logic Level.

#### MAXIMUM RATINGS

| Symbol               | Rating                                                                          | Value                        | Unit |
|----------------------|---------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>      | Positive DC Supply Voltage                                                      | –0.5 to +6.0                 | V    |
| V <sub>IS</sub>      | Analog Input Voltage (V <sub>NO</sub> , V <sub>NC</sub> , or V <sub>COM</sub> ) | –0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>IN</sub>      | Digital Select Input Voltage                                                    | -0.5 to +6.0                 | V    |
| I <sub>anl1</sub>    | Continuous DC Current from COM to NC/NO                                         | ±300                         | mA   |
| I <sub>anl-pk1</sub> | Peak Current from COM to NC/NO, 10 Duty Cycles (Note 1)                         | ±500                         | mA   |
| I <sub>cImp</sub>    | Continuous DC Current into COM/NC/NO with respect to $V_{CC}$ or GND            | ±100                         | mA   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Defined as 10% ON, 90% off duty cycle.

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Rating                                                               | Min  | Max             | Unit |
|---------------------------------|----------------------------------------------------------------------|------|-----------------|------|
| V <sub>CC</sub>                 | Positive DC Supply Voltage                                           | 1.65 | 5.5             | V    |
| V <sub>IS</sub>                 | Analog Input Voltage (A, B0, B1)                                     | 0    | V <sub>CC</sub> | V    |
| V <sub>IN</sub>                 | Digital Select Input Voltage (S)                                     | 0    | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature Range                                          | -40  | 85              | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time, SELECT $V_{CC} = 3.0 V$<br>$V_{CC} = 5.5 V$ |      | 20<br>10        | ns/V |

#### DC ELECTRICAL CHARACTERISTICS

|                  |                                                       |                                                              | V <sub>CC</sub> | T <sub>A</sub> = +25°C |     |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |            |      |
|------------------|-------------------------------------------------------|--------------------------------------------------------------|-----------------|------------------------|-----|------|-----------------------------------------------|------------|------|
| Symbol           | Parameter                                             | Test Conditions                                              | (V)             | Min                    | Тур | Max  | Min                                           | Max        | Unit |
| VIH              | HIGH Level<br>Input Voltage                           |                                                              | 2.7<br>4.5      |                        |     |      | 2.0<br>2.4                                    |            | V    |
| V <sub>IL</sub>  | LOW Level<br>Input Voltage                            |                                                              | 2.7<br>4.5      |                        |     |      |                                               | 0.6<br>0.8 | V    |
| I <sub>IN</sub>  | Input Leakage Current                                 | $0 \le V_{IN} \le 5.5 V$                                     | 0–5.5           |                        |     | ±0.1 |                                               | ±1         | μA   |
| I <sub>OFF</sub> | OFF State Leakage<br>Current (Note 7)                 | $0 \le A, B \le V_{CC}$                                      | 5.5             | -2.0                   |     | +2.0 |                                               | ±20        | nA   |
| I <sub>ON</sub>  | ON State Leakage<br>Current (Note 7)                  | $0 \le A, B \le V_{CC}$                                      | 5.5             | -4.0                   |     | +4.0 |                                               | ±40        | nA   |
| R <sub>ON</sub>  | Switch On Resistance<br>(Note 2)                      | $I_0 = -100 \text{ mA}, B_0 \text{ or } B_1 = 3.5 \text{ V}$ | 2.7             |                        | 2.0 | 4.0  |                                               | 4.3        | Ω    |
|                  |                                                       | $I_0 = -100 \text{ mA}, B_0 \text{ or } B_1 = 1.5 \text{ V}$ | 4.5             |                        | 0.8 | 1.15 |                                               | 1.3        |      |
| I <sub>CC</sub>  | Quiescent Supply<br>Current<br>All Channels ON or OFF | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0$                      | 5.5             |                        |     | 0.5  |                                               | 1.0        | μΑ   |

#### **Analog Signal Range**

| ΔR <sub>ON</sub>  | On Resistance Match<br>Between Channels<br>(Notes 2, 3, 4) |                                                                                                                                                                                                                                  | 2.7<br>4.5 | 0.15<br>0.12 |  | 0.15 | Ω |
|-------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|--|------|---|
| R <sub>flat</sub> | On Resistance<br>Flatness (Notes 2, 3, 5)                  | $ \begin{array}{l} I_A = -100 \text{ mA}, \\ B_0 \text{ or } B_1 = 0 \text{ V}, \ 0.75 \text{ V}, \ 1.5 \text{ V} \\ I_A = -100 \text{ mA}, \\ B_0 \text{ or } B_1 = 0 \text{ V}, \ 1.0 \text{ V}, \ 2.0 \text{ V} \end{array} $ | 2.7<br>4.5 | 1.4<br>0.3   |  | 0.4  | Ω |

2. Measured by the voltage drop between A and B pins at the indicated current through the switch. On Resistance is determined by the lower DR<sub>ON</sub> = R<sub>ON</sub> max - R<sub>ON</sub> min measured at identical V<sub>CC</sub>, temperature and voltage levels.
Flatness is defined as the difference between the maximum and minimum value of On Resistance over the specified range of conditions.

6. Guaranteed by Design.

7. This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).

|                                      |                                                              |                                                                                                                                                                                                       | V <sub>cc</sub> | T,  | ₄ = +25° | C          | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |          |      | Figure |
|--------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|----------|------------|-----------------------------------------------|----------|------|--------|
| Symbol                               | Parameter                                                    | Test Conditions                                                                                                                                                                                       | (V)             | Min | Тур      | Max        | Min                                           | Max      | Unit | #      |
| t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay<br>Bus-to-Bus (Note 9)                     | V <sub>I</sub> = OPEN                                                                                                                                                                                 | 2.7<br>4.5      |     |          | 2.0<br>0.3 |                                               |          | ns   | 3, 4   |
| t <sub>ON</sub>                      | Output Enable Time<br>Turn On Time<br>(A to B <sub>n</sub> ) | $\begin{array}{l} B_0 \text{ or } B_1 = 1.5 \text{ V}, \\ R_L = 50 \ \Omega, \ C_L = 35 \text{ pF} \\ B_0 \text{ or } B_1 = 3.0 \text{ V}, \\ R_L = 50 \ \Omega, \ C_L = 35 \text{ pF} \end{array}$   | 2.7<br>4.5      |     |          | 30<br>20   |                                               | 35<br>25 | ns   | 3, 4   |
| t <sub>OFF</sub>                     | Output Disable Time<br>Turn Off Time<br>(A Port to B Port)   | $\begin{array}{l} B_0 \text{ or } B_1 = 1.5 \text{V}, \\ R_L = 50 \ \Omega, \ C_L = 35 \ \text{pF} \\ B_0 \text{ or } B_1 = 3.0 \ \text{V}, \\ R_L = 50 \ \Omega, \ C_L = 35 \ \text{pF} \end{array}$ | 2.7<br>4.5      |     |          | 20<br>15   |                                               | 25<br>20 | ns   | 3, 4   |
| t <sub>ВВМ</sub>                     | Break Before Make Time<br>(Note 8)                           |                                                                                                                                                                                                       | 2.7             | 0.5 |          |            | 0.5                                           |          | ns   | 2      |
|                                      |                                                              |                                                                                                                                                                                                       | 4.5             | 0.5 |          |            | 0.5                                           |          |      |        |
| Q                                    | Charge Injection<br>(Note 8)                                 | $\begin{array}{l} C_L = 1.0 \text{ nF, } V_{GEN} = 0 \text{ V} \\ R_{GEN} = 0  \Omega \end{array}$                                                                                                    | 2.7<br>4.5      |     | 26<br>48 |            |                                               |          | рС   | 6      |
| O <sub>IRR</sub>                     | Off Isolation (Note 10)                                      | R <sub>L</sub> = 50 Ω<br>f = 1.0 MHz                                                                                                                                                                  | 2.7 –<br>5.5    |     | -52      |            |                                               |          | dB   | 5      |
| X <sub>talk</sub>                    | Crosstalk                                                    | R <sub>L</sub> = 50 Ω<br>f = 1.0 MHz                                                                                                                                                                  | 2.7 –<br>5.5    |     | -57      |            |                                               |          | dB   | 7      |
| BW                                   | -3 dB Bandwidth                                              | R <sub>L</sub> = 50 Ω                                                                                                                                                                                 | 2.7 –<br>5.5    |     | 40       |            |                                               |          | MHz  | 8      |
| THD                                  | Total Harmonic<br>Distortion (Note 8)                        | $R_L = 600 \Omega$<br>0.5 V <sub>P-P</sub><br>f = 20 Hz to 20 kHz                                                                                                                                     | 2.7 –<br>5.5    |     | 0.012    |            |                                               |          | %    | 9      |

8. Guaranteed by Design.

This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On 9. Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance). 10. Off Isolation = 20  $\log_{10} [V_A/V_{Bn}]$ .

#### CAPACITANCE (Note 11)

| Symbol              | Parameter                                 | Test Conditions                    | Тур | Max | Unit | Figure<br># |
|---------------------|-------------------------------------------|------------------------------------|-----|-----|------|-------------|
| C <sub>IN</sub>     | Select Pin Input Capacitance              | V <sub>CC</sub> = 0 V, f = 1 MHz   | 10  |     | pF   |             |
| C <sub>IO-B</sub>   | B Port Off Capacitance                    | V <sub>CC</sub> = 4.5 V, f = 1 MHz | 25  |     | pF   |             |
| C <sub>IOA-ON</sub> | A Port Capacitance when Switch is Enabled | V <sub>CC</sub> = 4.5 V, f = 1 MHz | 87  |     | pF   |             |

11. T<sub>A</sub> = +25°C, f = 1 MHz, Capacitance is characterized but not tested in production.

#### **DEVICE ORDERING INFORMATION**

| Device Order Number | Package            | Shipping <sup>†</sup> |
|---------------------|--------------------|-----------------------|
| NLAS4157DFT2G       | SC-88<br>(Pb-Free) | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.







Figure 3. t<sub>ON</sub>/t<sub>OFF</sub>







Channel switch control/s test socket is normalized. Off isolation is measured across an off channel. On loss is the bandwidth of an On switch.  $V_{ISO}$ , Bandwidth and  $V_{ONL}$  are independent of the input signal direction.

$$\begin{split} V_{ISO} &= \text{Off Channel Isolation} = 20 \text{ Log } \left( \frac{V_{OUT}}{V_{IN}} \right) \text{ for } V_{IN} \text{ at } 100 \text{ kHz} \\ V_{ONL} &= \text{On Channel Loss} = 20 \text{ Log } \left( \frac{V_{OUT}}{V_{IN}} \right) \text{ for } V_{IN} \text{ at } 100 \text{ kHz to } 50 \text{ MHz} \end{split}$$

Bandwidth (BW) = the frequency 3 dB below V<sub>ONL</sub> V<sub>CT</sub> = Use V<sub>ISO</sub> setup and test to all other switch analog input/outputs terminated with 50  $\Omega$ 





Figure 6. Charge Injection: (Q)



#### PACKAGE DIMENSIONS

SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE W



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI

Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

419B-01 OBSOLETE, NEW STANDARD 419B-02.

|     | MIL  | LIMETE  | RS   | INCHES    |          |       |  |  |
|-----|------|---------|------|-----------|----------|-------|--|--|
| DIM | MIN  | NOM     | MAX  | MIN       | NOM      | MAX   |  |  |
| Α   | 0.80 | 0.95    | 1.10 | 0.031     | 0.037    | 0.043 |  |  |
| A1  | 0.00 | 0.05    | 0.10 | 0.000     | 0.002    | 0.004 |  |  |
| A3  |      | 0.20 RE | F    | (         | 0.008 RE | ĒF    |  |  |
| b   | 0.10 | 0.21    | 0.30 | 0.004     | 0.008    | 0.012 |  |  |
| С   | 0.10 | 0.14    | 0.25 | 0.004     | 0.005    | 0.010 |  |  |
| D   | 1.80 | 2.00    | 2.20 | 0.070     | 0.078    | 0.086 |  |  |
| Е   | 1.15 | 1.25    | 1.35 | 0.045     | 0.049    | 0.053 |  |  |
| е   | (    | 0.65 BS | С    | 0.026 BSC |          |       |  |  |
| L   | 0.10 | 0.20    | 0.30 | 0.004     | 0.008    | 0.012 |  |  |
| HF  | 2.00 | 2.10    | 2.20 | 0.078     | 0.082    | 0.086 |  |  |





SOLDERING FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative