# ESD Protection with Automotive Short-to-Battery/Ground Protection

## Low Capacitance ESD Protection w/ shortto-battery and short-to-ground Protection for Automotive High Speed Data Lines

The NIS/NIV2161 is designed to protect high speed data lines from ESD as well as short to vehicle battery situations. The ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines while the low  $R_{DS(on)}$  FET limits distortion on the signal lines. The flow-through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance between high speed differential lines such as USB and LVDS protocols.

## Features

- Low Capacitance (0.40 pF Typical, I/O to GND)
- Protection for the Following Standards: IEC 61000-4-2 (Level 4) & ISO 10605
- Integrated MOSFETs for Short-to-Battery and Short-to-Ground Protection
- NIV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

## **Typical Applications**

- Automotive High Speed Signal Pairs
- USB 2.0/3.0
- LVDS
- APIX 2/3

## ABSOLUTE MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                 | Symbol              | Value       | Unit     |  |  |  |  |
|--------------------------------------------------------|---------------------|-------------|----------|--|--|--|--|
| Operating Junction Temperature Range                   | T <sub>J(max)</sub> | -55 to +150 | °C       |  |  |  |  |
| Storage Temperature Range                              | TSTG                | -55 to +150 | °C       |  |  |  |  |
| Drain-to-Source Voltage                                | V <sub>DSS</sub>    | 30          | V        |  |  |  |  |
| Gate-to-Source Voltage                                 | $V_{GS}$            | ±10         | V        |  |  |  |  |
| Lead Temperature Soldering                             | T <sub>SLD</sub>    | 260         | °C       |  |  |  |  |
| IEC 61000–4–2 Contact (ESD)<br>IEC 61000–4–2 Air (ESD) | ESD<br>ESD          | ±8<br>±15   | kV<br>kV |  |  |  |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.









## ORDERING INFORMATION

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NIV2161MTTAG | WDFN10<br>(Pb–Free) | 3000 / Tape & Reel    |
| NIS2161MTTAG | WDFN10<br>(Pb–Free) | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

© Semiconductor Components Industries, LLC, 2016 January, 2018 – Rev. 2

## ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                                   | Conditions                                                                            | Min               | Тур      | Max   | Unit   |
|--------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------|-------------------|----------|-------|--------|
| Reverse Working Voltage                                      | V <sub>RWM</sub>                         | I/O Pin to GND                                                                        |                   |          | 16    | V      |
| Breakdown Voltage                                            | V <sub>BR</sub>                          | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                 | 16.5              | 23       |       | V      |
| Reverse Leakage Current                                      | I <sub>R</sub>                           | V <sub>RWM</sub> = 5 V, I/O Pin to GND                                                |                   |          | 1.0   | μΑ     |
| Clamping Voltage                                             | V <sub>C</sub>                           | I <sub>PP</sub> = 1 A, I/O Pin to GND (8/20 μs pulse)                                 |                   |          | 29    | V      |
| Clamping Voltage (Note 1)                                    | V <sub>C</sub>                           | IEC61000-4-2, ±8 KV Contact                                                           | See Figures 1 & 2 |          | 1 & 2 |        |
| Clamping Voltage TLP (Note 2)<br>See Figures 5 & 6           | V <sub>C</sub>                           | I <sub>PP</sub> = ±8 A<br>I <sub>PP</sub> = ±16 A                                     |                   | 39<br>66 |       | V<br>V |
| Junction Capacitance Match                                   | $\Delta  C_J$                            | $V_{R}$ = 0 V, f = 1 MHz between I/O 1 to GND and I/O 2 to GND                        |                   | 1.0      |       | %      |
| Junction Capacitance                                         | CJ                                       | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins and GND (Pin 7 to GND, Pin 9 to GND) |                   | 0.40     |       | pF     |
| Drain-to-Source Breakdown Voltage                            | V <sub>BR(DSS)</sub>                     | $V_{GS} = 0 \text{ V}, \text{ I}_{D} = 100 \ \mu\text{A}$                             | 30                |          |       | V      |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>BR(DSS)</sub> /<br>T <sub>J</sub> | Reference to $25^{\circ}$ C, I <sub>D</sub> = 100 $\mu$ A                             |                   | 27       |       | mV/°C  |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                         | $V_{GS} = 0 V, V_{DS} = 30 V$                                                         |                   |          | 1.0   | μΑ     |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                         | $V_{DS}$ = 0 V, $V_{GS}$ = ±5 V                                                       |                   |          | ±1.0  | μΑ     |
| Gate Threshold Voltage (Note 3)                              | V <sub>GS(TH)</sub>                      | $V_{DS} = V_{GS}$ , $I_D = 100 \ \mu A$                                               | 0.1               | 1.0      | 1.5   | V      |
| Gate Threshold Voltage Temperature<br>Coefficient            | V <sub>GS(TH)</sub> /<br>T <sub>J</sub>  | Reference to 25°C, $I_D = 100 \ \mu A$                                                |                   | -2.5     |       | mV/°C  |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                      | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 125 mA                                      |                   | 1.4      | 7.0   | Ω      |
|                                                              |                                          | V <sub>GS</sub> = 2.5 V, I <sub>D</sub> = 125 mA                                      |                   | 2.3      | 7.5   |        |
| Forward Transconductance                                     | 9fs                                      | V <sub>DS</sub> = 3.0 V, I <sub>D</sub> = 125 mA                                      |                   | 80       |       | mS     |
| Switching Turn-On Delay Time (Note 4)                        | t <sub>d(ON)</sub>                       | $V_{GS}$ = 4.5 V, $V_{DS}$ = 24 V<br>I <sub>D</sub> = 125 mA, R <sub>G</sub> = 10 VΩ  |                   | 9        |       | nS     |
| Switching Turn–On Rise Time (Note 4)                         | t <sub>r</sub>                           |                                                                                       |                   | 41       |       | nS     |
| Switching Turn–Off Delay Time (Note 4)                       | t <sub>d(OFF)</sub>                      |                                                                                       |                   | 96       |       | nS     |
| Switching Turn–Off Fall Time (Note 4)                        | t <sub>f</sub>                           |                                                                                       |                   | 72       |       | nS     |
| Drain-to-Source Forward Diode Voltage                        | V <sub>SD</sub>                          | V <sub>GS</sub> = 0 V, I <sub>s</sub> = 125 mA                                        |                   | 0.79     | 0.9   | V      |
| 3 dB Bandwidth                                               | f <sub>BW</sub>                          | $R_L = 50 \Omega$                                                                     |                   | 5        |       | GHz    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless performance may not be indicated by the Electrical Characteristics if operated under different conditions.
For test procedure see Figures 3 and 4 and application note AND8307/D.
ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z0 = 50Ω, tp = 100 ns, tr = 4 ns, averaging window; t1 = 30 ns to t2 = 60 ns.
Pulse test: pulse width ≤ 300 µS, duty cycle ≤ 2%

4. Switching characteristics are independent of operating junction temperatures.



Figure 1. Typical IEC61000–4–2 +8kV Contact ESD Clamping Voltage

First Peak

Current

(A)

7.5

15

22.5

30

Current at

30 ns (A)

4

8

12

16

Current at

60 ns (A)

2

4

6

8



Figure 2. Typical IEC61000–4–2 –8kV Contact ESD Clamping Voltage



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Clamping Voltage Test Setup

### The following is taken from Application Note AND8307/D – Characterization of ESD Clamping Performance.

## **ESD Voltage Clamping**

IEC61000-4-2 Spec.

Level

1

3

4

Test Volt-

age (kV)

2

4

6

8

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 5. Positive TLP I–V Curve

Figure 6. Negative TLP I–V Curve



### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 7. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 8 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. For more information on TLP measurements and how to interpret them please refer to AND9007/D.



Figure 7. Simplified Schematic of a Typical TLP System



Figure 8. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

## **TYPICAL MOSFET PERFORMANCE CURVES**



## **APPLICATION INFORMATION**

Today's connected cars are using multiple high speed signal pair interfaces for various applications such as infotainment, connectivity and ADAS. The electrical hazards likely to be encountered in these automotive high speed signal interfaces include damaging ESD and transient events which occur during manufacturing and assembly, by vehicle occupants or other electrical circuits in the vehicle. The major documents discussing ESD and transient events as far as road vehicles are concerned are ISO 10605 (Road vehicles - Test methods for electrical disturbances from electrostatic discharge) which describes ESD test methods and ISO 7637 (Road vehicles - Electrical disturbances from conduction and coupling) for effects caused by other electronics in the vehicle. ISO 10605 is based on IEC 61000-4-2 Industry Standard, which specifies the various levels of ESD signal characteristics, but also includes additional vehicle-specific requirements. Further, OEM specific test requirements are usually also imposed. In addition, these high speed signal pairs require protection from short-to-battery (which goes up to 16 VDC) and short-to-ground faults.

A suitable protection solution must satisfy well known constraints, such as low capacitive loading of the signal lines to minimize signal attenuation, and also respond quickly to surges and transients with low clamping voltage. In addition, small package sizes help to minimize demand for board–space while providing the ability to route the trace signals with minimal bending to maintain signal integrity.

The NIV2161 provides a solution to these high speed signal interface protections from ESD as well as short-to-battery and short-to-ground situations. The ESD-protection is designed to meet the IEC61000-4-2 level 4 with a low I/O-to-ground capacitance of 0.65 pF typical. Capacitances are closely matched to preserve signal integrity. Low dynamic resistance allows very low clamping voltages, and the breakdown voltage of 16.5 V allows the device to survive a short-to-battery condition, which ranges from 9 V to 16 V. The series FETs are designed with very low on-state resistance (R<sub>DS(ON)</sub>), and feature an internal layout that allows flow-through design to maintain high-speed signal integrity. The threshold voltage of 1.0 V allows operation at low gate-drive voltages consistent with USB, LVDS and other low level signals.



#### PCB Layout Guidelines

It is not necessary to route both pins 1–10 (and 5–6) together with a top metal trace as both Source 1 and both Source 2 pins are internally connected respectively. Also, steps must be taken for proper placement and signal trace routing of the ESD protection device in order to ensure the maximum ESD survivability and signal integrity for the application. Such steps are listed below.

- Place the ESD protection device as close as possible to the I/O connector to reduce the ESD path to ground and improve the protection performance.
- Make sure to use differential design methodology and impedance matching of all high speed signal traces.
  - Use curved traces when possible to avoid unwanted reflections.
  - Keep the trace lengths equal between the positive and negative lines of the differential data lanes to avoid common mode noise generation and impedance mismatch.
  - Place grounds between high speed pairs and keep as much distance between pairs as possible to reduce crosstalk.

## **Modes of Operation**

There are three distinct modes of operation of the NIV2161: normal (steady state), short-to-battery event, and short-to-ground event. The below describes each of these in more detail.

#### Normal Operation (Steady State)

In normal operation, the MOSFETs operate in linear mode, with all source and drain voltages nearly equal, passing the signal levels effectively from the USB transceiver. To ensure successful link communication, the applied gate voltage must be greater than the maximum signal level from the data line plus the maximum threshold voltage of the MOSFET device. Due to the NIV2161's low threshold voltage of 1.5 V, both 3.3 and 5 V gate drives are suitable to provide headroom for most communication protocols. An optional addition to the application may be a pull-up resistor from the MOSFET sources to the gate. When properly specified for the application (generally > 15 $k\Omega$  is appropriate), the resistor will be transparent in normal operation and will not impede link communication. While the gate is de-powered and the link is inactive, this pull-up resistor (regardless of value) discharges the gate and completely isolates the data link from the line drivers, preventing any stimulus from damaging the data line drivers at this point. Depending on link speed and signal levels, too low of a resistor value (generally 5 k $\Omega$  or less) produces a stronger pull-up effect that can distort the link, and must be considered in the design process.

### Short-to-Battery (STB) Event

While the NIV2161 and data channel are off, one pair of MOSFET body diodes passively protects the USB transceiver's ports. While the data channel is on during a STB event, the NIV2161 actively uses the internal MOSFETs to clamp in a manner akin to level–shifting as the MOSFET operates in the saturation region. The source node will increase to a threshold voltage minus a very small working voltage below the gate potential thus allowing current to flow into the data port, limited by the port impedance. In this way, the NIV2161 protects the data port by both limiting the termination current as well as voltage clamping the data port itself.

## Short-to-Ground (STG) Event

During an active STG event, NIV2161 protection function is achieved by the shared-source MOSFET configuration as well as passively using the bidirectional ESD diode configuration. During this event, the data line output is shorted to the battery ground or the local ground for the signal controller (and any onboard power regulator) is disconnected from the battery ground. The NIV2161's bidirectional ESD diodes block any reverse current path to the data line output by a reverse-connected ESD diode, while not compromising ESD protection functionality. During a passive STG event, the internal regulator's current sources (of the USB transceiver or any onboard discrete component) are generally weak enough that there is no danger of power-related damage to the terminations.

## PACKAGE DIMENSIONS



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor roducts, "rupical" parameters which may be provided in ON Semiconductor data sheets and/or regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative